Ansys|91国内精品视频|Matlab|91国内精品久久久|R语言培训课程班-91国内精品久久-曙海培训深圳成都南京苏州杭州

曙海教育集團
全國報名免費熱線:4008699035 微信:shuhaipeixun
或15921673576(微信同號) QQ:1299983702
首頁 課程表 在線聊 報名 講師 品牌 QQ聊 活動 就業
   班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
       每期人數限3到5人。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
最近開課時間(周末班/連續班/晚班):2020年3月16日
   實驗設備
     ☆資深工程師授課
        
        ☆注重質量 ☆邊講邊練

        ☆合格學員免費推薦工作
        ★實驗設備請點擊這兒查看★
   質量保障

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后,授課老師留給學員聯系方式,保障培訓效果,免費提供課后技術支持。
        3、培訓合格學員可享受免費推薦就業機會。

課程大綱
 
  1. Synopsys SystemVerilog驗證培訓
    課程描述:
    第一階段 SystemVerilog Assertions培訓
  2. COURSE OUTLINE
    * Introduction to assertions
    * SVA checker library
    * Use Model and debug flow using DVE
    * Basic SVA constructs
    * Temporal behavior, Data Consistency
    * Coverage, Coding Guidelines
  3. 第二階段 SystemVerilog Testbench
  4. Overview
  5. In this intensive, three-day course, you will learn the key features and benefits of the SystemVerilog testbench language and its use in VCS.
    This course is a hands-on workshop that reinforces the verification concepts taught in lecture through a series of labs. At the end of this class, students should have the skills required to write an object-oriented SystemVerilog testbench to verify a device under test with coverage-driven constrained-random stimulus using VCS.
    Students will first learn how to develop an interface between the SystemVerilog test program and the Device Under Test (DUT). Next the workshop will explain how the intuitive object-oriented technology in SystemVerilog testbench can simplify verification problems. Randomization of data is covered to show how different scenarios for testing may be created. This course concludes with an in-depth discussion of functional coverage including a uniform, measurable definition of functionality and the SystemVerilog constructs that allow you to assess the percentage of functionality covered, both dynamically and through the use of generated reports.
    To reinforce the lecture and accelerate mastery of the material, each student will complete a challenging test suite for real-world, system-based design.
    Objectives
    At the end of this workshop the student should be able to:
    Build a SystemVerilog verification environment
    Define testbench components using object-oriented programing.
    Develop a stimulus generator to create constrained random test stimulus
    Develop device driver routines to drive DUT input with stimulus from generator
    Develop device monitor routines to sample DUT output
    Develop self-check routines to verify correctness of DUT output
    Abstract DUT stimulus as data objects
    Execute device drivers, monitors and self-checking routines concurrently
    Communicate among concurrent routines using events, semaphores and mailboxes
    Develop functional coverage to measure completeness of test
    Use SystemVerilog Packages
    Course Outline
    Uunit 1
    The Device Under Test
    SystemVerilog Verification Environment
    SystemVerilog Testbench Language Basics
    Driving and Sampling DUT Signals
    Uunit 2
    Managing Concurrency in SystemVerilog
    Object Oriented Programming: Encapsulation
    Object Oriented Programming: Randomization
    Uunit 3
    Object Oriented Programming: Inheritance
    Inter-Thread Communications
    Functional Coverage
    SystemVerilog UVM preview
  6. 第三階段 Synopsys SystemVerilog VMM培訓
  7. SystemVerilog Verification Using VMM Methodology
    OVERVIEW
    In this hands-on workshop, you will learn how to develop a VMM SystemVerilog test environment structure which can implement a number of different test cases with minimal modification. Within this VMM environment structure, you will develop stimulus factories, check and coverage callbacks, message loggers, transactor managers, and data flow managers. Once the VMM environment has been created, you will learn how to easily add extensions for more test cases.
    After completing the course, you should have developed the skills to write a coverage-driven random stimulus based VMM testbench that is robust, re-useable and scaleable.
    OBJECTIVES
    At the end of the course you should be able to:
    Develop an VMM environment class in SystemVerilog
    Implement and manage message loggers for printing to terminal or file
    Build a random stimulus generation factory
    Build and manage stimulus transaction channels
    Build and manage stimulus transactors
    Implement checkers using VMM callback methods
    Implement functional coverage using VMM callback methods
    COURSE OUTLINE
    Unit 1
    SystemVerilog class inheritance review
    VMM Environment
    Message Service
    Data model
    Unit 2
    Stimulus Generator/Factory
    Check & Coverage
    Transactor Implementation
    Data Flow Control
    Scenario Generator
    Recommendations
  8. 第四階段 SystemVerilog Verification using UVM
    Overview
    In this hands-on workshop, you will learn how to develop a UVM 1.1 SystemVerilog testbench environment which enables efficient testcase development. Within this UVM 1.1 environment, you will develop stimulus sequencer, driver, monitor, scoreboard and functional coverage. Once the UVM 1.1 environment has been created, you will learn how to easily manage and modify the environment for individual testcases.
    Objectives
    At the end of this workshop the student should be able to:
    Develop UVM 1.1 tests
    Implement and manage report messages for printing to terminal or file
    Create random stimulus and sequences
    Build and manage stimulus sequencers, drivers and monitors
    Create configurable agents containing sequencer, driver and monitor for re-use
    Create and manage configurable environments including agents, scoreboards, TLM ports and functional coverage objects
    Implement a collection of testcases each targeting a corner case of interest
    Create an abstraction of DUT registers and manage these registers during test, including functional coverage and self-test
    Audience Profile
    Design or Verification engineers who develop SystemVerilog testbenches using UVM 1.1 base classes.
    Prerequisites
    To benefit the most from the material presented in this workshop, students should have completed the SystemVerilog Testbench workshop.
    Course Outline
    Unit 1
    SystemVerilog OOP Inheritance Review
    Polymophism
    Singleton Class
    Singleton Object
    Proxy Class
    Factory Class
    UVM Overview
    Key Concepts in UVM: Agent, Environment and Tests
    Implement UVM Testbenches for Re-Use across Projects
    Code, Compile and Run UVM Tests
    Inner Workings of UVM Simulation including Phasing
    Implement and Manage User Report Messages
    Modeling Stimulus (Transactions)
    Transaction Property Implementation Guidelines
    Transaction Constraint Guidelines
    Transaction Method Automation Macros
    User Transactiom Method Customization
    Implement Tests to Control Transaction Constraints
    Creating Stimulus Sequences
    Sequence Execution Protocol
    Using UVM Macros to create and manage Stimulus
    Implementing User Sequences
    Implicitly Execute Sequences Through Configuration in Environment
    Explicitly Execute Sequences in Test
    Control Sequences through Configuration
    Unit 2
    Component Configuration and Factory
    Establish and Query Component Parent-Child Relationships
    Set Up Component Virtual SystemVerilog Interfaces with uvm_config_db
    Constructing Components and Transactions with UVM Factory
    Implement Tests to Configure Components
    Implement Tests to Override Components with Modified Behavior
    TLM Communications
    TLM Push, Pull and Fifo Modes
    TLM Analysis Ports
    TLM Pass-Through Ports
    TLM 2.0 Blocking and Non-Blocking Transport Sockets
    DVE Waveform Debugging with Recorded UVM Transactions
    Scoreboard & Coverage
    Implement scoreboard with UVM In-Order Class Comparator
    Implement scoreboard UVM Algorithmic Comparator
    Implement Out-Of-Order Scoreboard
    Implement Configuration/Stimulus/Correctness Coverage
    UVM Callback
    Create User Callback Hooks in Component Methods
    Implement Error Injection with User Defined Callbacks
    Implement Component Functional Coverage with User Defined Callbacks
    Review Default Callbacks in UVM Base Class
    Unit 3
    Virtual Sequence/Sequencer
    Disable Selected Sequencer in Agents through the Sequencer抯 揹efault? Configuration Field
    Implement Virtual Sequence and Sequencer to Manager Sequence Execution within Different Agents
    Implement uvm_event for Synchronization of Execution among Sequences in the Virtual Sequence
    Implement Grab and Ungrab in Sequences for exclusive access to Sequencer
    More on Phasing
    Managing Objections within Component Phases
    Implement Component Phase Drain Time
    Implement Component Phase Domain Synchronization
    Implement User Defined Domain and Phases
    Implement UVM Phase Jumping
    Register Layer Abstraction (RAL)
    DUT Register Configuration Testbench Architecture
    Develop DUT Register Abstration (.ralf) File
    Use ralgen Utility to Create UVM Register Model Class Files
    Create UVM Register Adapter Class
    Develop and Execute Sequences Using UVM Register Models
    Use UVM Built-In Register Tests to Verify DUT Register Operation
    Enable RAL Functional Coverage
    Summary
    Review UVM Methodology
    Review Run-Time Command Line Debug Switche

  9. ? ?


  10. ?

  11. ?
    ?

  12. ?
    ?












"















 

 

 

友情鏈接:Cadence培訓 ICEPAK培訓 EMC培訓 電磁兼容培訓 sas容培訓 羅克韋爾PLC培訓 歐姆龍PLC培訓 PLC培訓 三菱PLC培訓 西門子PLC培訓 dcs培訓 橫河dcs培訓 艾默生培訓 robot CAD培訓 eplan培訓 dcs培訓 電路板設計培訓 浙大dcs培訓 PCB設計培訓 adams培訓 fluent培訓系列課程 培訓機構課程短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班培訓 南京 NS3培訓 OpenGL培訓 FPGA培訓 PCIE培訓 MTK培訓 Cortex訓 Arduino培訓 單片機培訓 EMC培訓 信號完整性培訓 電源設計培訓 電機控制培訓 LabVIEW培訓 OPENCV培訓 集成電路培訓 UVM驗證培訓 VxWorks培訓 CST培訓 PLC培訓 Python培訓 ANSYS培訓 VB語言培訓 HFSS培訓 SAS培訓 Ansys培訓 短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班 端海 教育 企業 學院 培訓課程 系列班 長期課程列表實踐課程高級課程學校培訓機構周末班 短期培訓系列課程培訓機構 端海教育企業學院培訓課程 系列班
主站蜘蛛池模板: 引流砂_铁钩料_吹氧管_涂层吹氧管_耐火涂层吹氧管-山东恒诚 | 金属标牌,镍电铸,电铸铭牌,标牌定制-青岛大东电铸标牌制作厂家 | 上海互动多媒体公司_上海触摸屏软件开发_上海互动投影开发_上海VR虚拟现实制作_上海全息投影制作_上海互动轨道屏制作—盟邑数字 上海浩斌信息科技有限公司RFID读写器,IC卡读卡器,手持机,数据采集终端,电力仓库管理软件开发,固定资产软件,纱管标签,试剂管理,RFID试剂柜,档案管理,档案柜,智能货架 | 联动机-钻井转盘-滑动游车-河南思达瑞石油机械制造有限公司 | 食品油炸机_葱酥油炸机_蒜酥油炸机-山东世联机械厂家 | 艺考培训-中影人教育 【官网】-中国艺考教育的引航者 | 全铝家居_十大全铝家具品牌_全铝衣柜橱柜——佛山欧格美铝业 | 西安网站建设,西安网站设计制作,西安短视频拍摄_短视频运营就选动力无限网络推广公司 | 竖豆网-网站建设、小程序商城、软件定制开发 | 苏州涂附磨具厂家-陶瓷磨具-树脂磨具批发-苏州磨料磨具-苏州远东砂轮有限公司 | 苏州涂附磨具厂家-陶瓷磨具-树脂磨具批发-苏州磨料磨具-苏州远东砂轮有限公司 | 以物联网技术为核心专注于智能安防领域物联网服务的高新技术企业-北京欣智恒科技股份有限公司(官网) | 神马影院电影网_实时更新秒播电视剧、电影、动漫的网站 _ 神马影院 | 移动破碎机,欧版颚式破碎机-淄博巨鑫矿山机械有限公司 | 润滑油展会 沈阳 南京 润滑油 展会 西安 润滑脂 中国国际润滑油 全国润滑油 汽配_中国国际润滑油、脂、养护用品及技术设备展览会 | 潍坊沃林机械设备有限公司-牵引式风送果园打药机,悬挂式风送果园喷雾机,自走式果树喷药机,车载式风送远程喷雾机-潍坊沃林机械设备有限公司-牵引式风送果园打药机,悬挂式风送果园喷雾机,自走式果树喷药机,车载式风送远程喷雾机 潍坊网络推广,临沂360推广,东营360推广,枣庄360推广,潍坊网站建设,潍坊网络公司,潍坊360搜索,潍坊APP开发,潍坊360推广,潍坊360代理,潍坊点睛网络科技有限公司 | 主营:回收各类废旧物资,上海巨合物资回收有限公司官方网站 | 宿迁市华泰交通设施有限公司,上海第四代路名牌,天津仿罗马柱路名牌,标准路名牌,路名牌灯箱,公交站台,户外广告灯箱, 交通标志牌,社区阅报栏 | 模压机|硫化机|平板硫化机生产厂家-南通海利特橡塑机械有限公司 模压化粪池_三格式化粪池_玻璃钢化粪池厂家 | 空气消毒机厂家-医用空气消毒机-医用空气净化器-山东佳境医疗 | 限矩型液力偶合器_调速型液力偶合器_摩擦型耦合器生产厂家-河南省华升矿机有限公司 | 塑胶篮球场施工|塑胶网球场施工|幼儿园塑胶施工|石家庄亚强体育公司 | 筱晓(上海)光子技术有限公司官网,MCT探测器,半导体激光二极管,中红外QCL激光器,光纤放大器,光电探测器 | 上海办公家具_高端实木办公家具_现代智能办公家具定制厂-上海迈亚家具有限公司 | 欧路哲门窗|佛山欧路哲门窗有限公司|专业门窗定制品牌 | 瑞凯科技,吉林省瑞凯科技,吉林省瑞凯科技股份有限公司 | 湖北高新技术企业认定申报|武汉高企认定代办|武汉项目申报首选 - 湖北创优企科技服务有限公司 | 上海外资代理记账|上海软银财务咨询有限公司| 化妆粉扑厂家【秀兰】一线品牌资格供应商_海绵粉扑批发_气垫粉扑价格_广州秀兰生物科技有限公司 化工招聘网 化工人才网|化工英才网-化工企业招聘首选网站 | 直流屏|青岛直流屏|直流屏电池-世界500强艾默生直流屏标准生产厂家赛里斯能源科技有限公司 | 厦门电脑维修_上门维修电脑_笔记本电脑维修_办公设备维修 - 耐诚 | 上进电缆(嘉兴)股份有限公司官网 - 光伏电缆|防火电缆|电力电缆|铝合金电缆专业生产厂家 | 山西配电柜,高低压成套柜,太原高低压柜,山西开关柜,箱变壳体_山西雷隆电柜电气设备有限公司 | 陕西柱塞泵厂家_智能张拉设备_桥梁施工设备_千斤顶_液压分裂棒_液压分裂枪|陕西中拓矿山设备有限公司 | 亚洲一区日韩一区欧美一区a,中文字幕乱妇无码AV在线,欧美日韩免费在线观看,国产精品一区二区三区免费,日韩精品免费一线在线观看,日韩一本在线,国产呦精品一区二区三区下载,国产日韩精品一区二区在线观看,欧美日韩高清一区二区三区,日韩在线免费观看视频,欧美日韩一区在线观看 | 重庆消杀公司-重庆斗哥环保科技-灭鼠公司-重庆灭蟑螂-除四害-灭老鼠-灭虫-重庆灭白蚁公司 | 在线BMI计算器 - 免费计算身体质量指数(BMI)| 威海牙科,威海种植牙,威海人工种植牙-威海经济开发区姚晓艺口腔诊所 | 上海眸社设计-上海专业的VI设计,宣传册设计,画册设计,折页设计公司 | 全通径焊接球阀_全焊接球阀「生产厂家」批发-浙江信合阀门有限公司 | 淄博润裕机械设备有限公司-搅拌器,搅拌桨叶,反应釜,机械密封,化工搅拌 |