Ansys|91国内精品视频|Matlab|91国内精品久久久|R语言培训课程班-91国内精品久久-曙海培训深圳成都南京苏州杭州

  集成電路設計中心 企業學院 端海集團嵌入式學院 就業培訓基地長期班 就業培訓基地長期班

客戶常見疑問解答 手機閱讀模式
嵌入式培訓
嵌入式Linux就業班馬上開課了 詳情點擊這兒

免費報名電話薪水倍增計劃
上 海:021--51875830
北 京:010--51292078
深 圳:4008699035
西 安:029--86699670
石家莊:4008699035

南 京:4008699035
廣 州:4008699035
武 漢:027--50767718
成 都:4008699035
免費報名電話
全英文授課課程(Training in English)
   
  首 頁  培訓最新動態  課程介紹   培訓報名  企業培訓  付款方式   講師介紹   學員評價  關于我們  聯系我們  承接項目 開.發.板 商 城
嵌入式協處理器--FPGA
FPGA項目實戰系列課程----
嵌入式OS--4G手機操作系統
嵌入式協處理器--DSP
手機/網絡/動漫游戲開發
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機培訓
嵌入式硬件設計
Altium Designer Layout高速硬件設計
嵌入式OS--VxWorks
PowerPC嵌入式系統/編譯器優化
PLC編程/變頻器/數控/人機界面 
開發語言/數據庫/軟硬件測試
3G手機軟件測試、硬件測試
芯片設計/大規模集成電路VLSI
云計算、物聯網
開源操作系統Tiny OS開發
小型機系統管理
其他類
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安在線客服
廣州WEB在線客服
沈陽在線客服
鄭州在線客服
石家莊在線客服
點擊這里給我發消息  
QQ客服一
點擊這里給我發消息  
QQ客服二
點擊這里給我發消息
QQ客服三
  雙休日、節假日及晚上可致電值班電話:4008699035 值班手機:15921673576 或加qq:1299983702和微信:shuhaipeixun

值班QQ:
點擊這里給我發消息

值班網頁在線客服,點擊交談:
 
網頁在線客服

 
公益培訓通知與資料下載
企業招聘與人才推薦(免費)

合作企業最新人才需求公告

◆招人、應聘、人才合作,
請把需求發到officeoffice@126.com或
訪問端海旗下網站---
電子人才網
www.morning-sea.com.cn
合作伙伴與授權機構
現代化的多媒體教室
端海招聘啟示
 
      Synopsys Formality 培訓班
   入學要求

        學員學習本課程應具備下列基礎知識:
        ◆ 電路系統的基本概念。

   班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
       每期人數限3到5人。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
最近開課時間(周末班/連續班/晚班)
Synopsys Formality 培訓班:2020年6月15日
   實驗設備
     ☆資深工程師授課

        
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

        專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   最新優惠
       ◆請咨詢客服。
   質量保障

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后,授課老師留給學員聯系方式,保障培訓效果,免費提供課后技術支持。
        3、培訓合格學員可享受免費推薦就業機會。

       Synopsys 軟件培訓班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進一步全面系統地理解IC設計概念與方法。培訓將采用Synopsys公司相關領域的培訓教材,培訓方式以講課和實驗穿插進行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
 
版權所有:蘇州端海信息科技有限公司 copyright 2000-2015
 
上海總部培訓基地

地址:上海市云屏路1399號26#新城金郡商務樓310。
(地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
郵編:201821
熱線:021-51875830 32300767
傳真:021-32300767
業務手機:15921673576
E-mail:officeoffice@126.com
客服QQ: 849322415
北京培訓基地

地址:北京市昌平區沙河南街11號312室
(地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看
熱線:010-51292078
傳真:010-51292078
業務手機:15701686205
E-mail:qianru@51qianru.cn
客服QQ:1243285887
深圳培訓基地

地址:深圳市環觀中路28號82#201室

熱線:4008699035
傳真:4008699035
業務手機:13699831341

郵編:518001
信箱:qianru2@51qianru.cn
客服QQ:2472106501
南京培訓基地

地址:江蘇省南京市棲霞區和燕路251號金港大廈B座2201室
(地鐵一號線邁皋橋站1號出口旁,近南京火車站)
熱線:4008699035
傳真:4008699035
郵編:210046
信箱:qianru3@51qianru.cn
客服QQ:1325341129
 
成都培訓基地

地址:四川省成都市高新區中和大道一段99號領館區1號1-3-2903 郵編:610031
熱線:4008699035
免費電話:4008699035
業務手機:13540421960
客服QQ:1325341129 E-mail:qianru4@51qianru.cn
武漢培訓基地

地址:湖北省武漢市江岸區漢江北路34號 九運大廈401室 郵編:430022
熱線:4008699035
業務手機:13657236279
客服QQ:849322415
E-mail:qianru5@51qianru.cn
廣州培訓基地

地址:廣州市越秀區環市東路486號廣糧大廈1202室

熱線:4008699035
傳真:4008699035

郵編:510075
信箱:qianru6@51qianru.cn
西安培訓基地

地址:西安市雁塔區高新二路12號協同大廈901室

熱線:029-86699670
業務手機:18392016509
傳真:029-86699670
郵編:710054
信箱:qianru7@51qianru.cn
 
沈陽培訓基地

地址:遼寧省沈陽市東陵渾南新區沈營路六宅臻品29-11-9 郵編:110179
熱線:4008699035
E-mail:qianru8@51qianru.cn
鄭州培訓基地

地址:鄭州市高新區雪松路錦華大廈401

熱線:4008699035

郵編:450001
信箱:qianru9@51qianru.cn

石家莊培訓基地

地址:石家莊市高新區中山東路618號瑞景大廈1#802

熱線:4008699035
業務手機:13933071028
傳真:4008699035
郵編:050200
信箱:qianru10@51qianru.cn

 

雙休日、節假日及晚上可致電值班電話:4008699035 值班手機:15921673576 或加qq:1299983702和微信:shuhaipeixun


備案號:備案號:滬ICP備08026168號-1

.(2024年07月24日)..........................................................

友情鏈接:Cadence培訓 ICEPAK培訓 EMC培訓 電磁兼容培訓 sas容培訓 羅克韋爾PLC培訓 歐姆龍PLC培訓 PLC培訓 三菱PLC培訓 西門子PLC培訓 dcs培訓 橫河dcs培訓 艾默生培訓 robot CAD培訓 eplan培訓 dcs培訓 電路板設計培訓 浙大dcs培訓 PCB設計培訓 adams培訓 fluent培訓系列課程 培訓機構課程短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班培訓 南京 短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班 端海 教育 企業 學院 培訓課程 系列班 長期課程列表實踐課程高級課程學校培訓機構周末班 短期培訓系列課程培訓機構 端海教育企業學院培訓課程 系列班 軟件無線電培訓 FPGA電機控制培訓 Xilinx培訓 Simulink培訓 DSP培訓班 Ansys培訓 LUA培訓 單片機培訓班 PCB設計課程 PCB培訓 電源培訓 電路培訓 PLC課程 變頻器課程 Windows培訓



1申請友情鏈接 >>
 
在線客服
主站蜘蛛池模板: 网站建设_定制网站_高端网页设计开发_建站公司_深圳湉晨网络 | 吉林人才网_吉林招聘网_求职找工作平台 | 全自动灌装机械设备-迈驰粉末/颗粒/液体/膏体灌装机械设备流水线生产厂家 | 气动量仪厂家-郑州华峰仪器有限公司 | 妙手官网—商品管理、批量修改、订单处理、营销水印 | 胶带批发,淄博胶带厂家-山东同力胶粘制品有限公司 | 乌鲁木齐万疆通管道设备有限公司 销售热线;13565955557-新疆 乌鲁木齐 万疆通 管道设备 波纹补偿器 膨胀节 金属软管 伸缩器 管件 阀门 维修 | 沥青灌缝胶-路面贴缝带-灌缝胶厂家-山东晟辉工程材料有限公司 | 商标注册_北京商标注册费用_申请商标注册代理机构_北京商标注册公司- | 上海机械加工-机械加工-精密机械加工-上海欧野精工机械有限公司 上海慧泰仪器制造有限公司_一体型马弗炉-可控真空干燥箱-强光稳定性试验箱 | 欧氏运动木地板,体育木地板厂家,篮球木地板价格_欧氏体育木地板 欧派板材官网 | 全屋定制板材 专业供应商 | 科衣洛定制衣柜,书柜,厨柜,衣帽间,电视柜,酒柜,餐厅柜,门厅柜,鞋柜——科衣洛全屋定制官网 | 塑胶模具定制,提供注塑加工服务,塑料模具制造厂_博腾纳公司 | 西宁佳越信息科技发展有限公司- 西门子伺服电机维修_西门子变频器维修_西门子伺服驱动器维修_数控系统维修_PL维修-上海仰光电子 | 硬度计,里氏硬度计,布氏硬度计,高强螺栓检测仪,平板导热仪,专业无损检测仪器商-北京时代新天测控技术有限公司-北京时代新天测控技术有限公司 | 慢直播摄像头厂家,监控直播摄像机厂家,景区慢直播设备,rtmp推流直播摄像头,实时摄像头监控直播-监控慢直播厂家:专注监控慢直播系统解决方案 | 意大利留学-意大利语培训-马来西亚留学【长青藤海外】 | 全自动拆包机,自动拆包机,全自动逐层拆包机,全自动吨袋拆包机,吨袋拆包机,管链输送机,气流分级机 | 直流屏|青岛直流屏|直流屏电池-世界500强艾默生直流屏标准生产厂家赛里斯能源科技有限公司 | 重庆消杀公司-重庆斗哥环保科技-灭鼠公司-重庆灭蟑螂-除四害-灭老鼠-灭虫-重庆灭白蚁公司 | 威海牙科,威海种植牙,威海人工种植牙-威海经济开发区姚晓艺口腔诊所 | 矿用三环链|锻打/焊接三环链|矿车万能环|三环链销子-济宁卓力工矿设备有限公司 | 惠声电子、广州市惠声电子科技有限公司、VBS、VBS惠声电子、VBS公共广播生产厂家、VBS广播功放生产厂家、VBS会议系统设备批发、VBSIP网络对讲系统厂家、VBS会议系统厂家、VBS智能中控厂家、VBS专业扩声厂家 | 基坑护栏,临边护栏网,爬架网,爬架网片,铁路防护栅栏,公路护栏网,河北昊坤金属制品有限公司 | 主轴-电主轴-高速电机-高速电主轴厂家|瑞德沃斯品牌 | 山东贝州集团有限公司| 郑州宏大纺机有限公司 | 河南车用尿素设备_郑州车用尿素设备_河南江宇环保车用尿素液厂家 | 箱包定制_广州箱包厂_双肩电脑背包_双肩旅行包_拉杆箱包_商务公文包_包包批发,深圳爱自由,礼品箱包定制,电话:400-0061-690 | 找网页游戏鬼服 高返利鬼服游戏平台 鬼服开服表 - 猫游戏鬼服大全 | 轮转印刷机_商标印唛机_超声波切唛机_瑞安市明辉机械有限公司 | 全自动烫金机-全自动移印机-全自动丝印机-全自动平面机-东莞联昌实业供应各种丝印机和移印机 | 质保_天津光栅尺_机床光栅尺数显表-天津方韦仪器有限公司 | 展馆展厅设计_数字多媒体展厅_3D全息投影_三维动画制作_企业宣传片|深圳市华南数字科技有限公司 斩天手游网_高质量手机游戏下载中心 | 郑州试驾场地_双超专业汽车试驾场地_郑州双超文化传播有限公司官方网站 | 移动石料破碎机-颚式锤式反击式破碎机设备厂家_山东.青州富康机械 | 天之水网_新时代主流门户网站 十大文明网,主流新媒 、 值得信赖、关注我、温暖你! | 上海机械加工-机械加工-精密机械加工-上海欧野精工机械有限公司 上海慧泰仪器制造有限公司_一体型马弗炉-可控真空干燥箱-强光稳定性试验箱 | 津南人才网_津南招聘网_求职找工作平台| 仪器仪表维修_示波器维修_进口分析仪维修_热像仪维修_上海仰光电子仪器仪表维修部 | 上海拓展训练_上海拓展培训_上海团建活动_上海团建策划 |